首页> 外文会议>Embedded Systems for Real-Time Multimedia, 2005. 3rd Workshop on >An integrated CAD tool for ASIC implementation of multiplierless FIR filters with common sub-expression elimination optimization
【24h】

An integrated CAD tool for ASIC implementation of multiplierless FIR filters with common sub-expression elimination optimization

机译:集成的CAD工具,用于无乘法器FIR滤波器的ASIC实现以及常见的子表达式消除优化

获取原文

摘要

This paper presents an integrated computer aided design (CAD) tool for the ASIC implementation of multiplierless FIR digital filters with common sub-expression elimination (CSE) optimization. The main functions in the design flow of FIR filters for specified applications, including coefficient calculation and quantization, common sub-expression optimization and hardware description language (HDL) code auto-generation, are combined in this tool. We propose an applied intermedial representation (IR), which is the key for the integration of CSE optimization and HDL code auto-generation, to denote the circuit structure resulted from the application of CSE technique. The application of this tool in the ASIC implementation of multiplierless FIR filters can realize the design automation and shorten the time for design significantly; what is more, experiment results show that the desired FIR filters are optimized efficiently in several aspects such as area, power dissipation and speed.
机译:本文提出了一种集成的计算机辅助设计(CAD)工具,用于采用通用子表达式消除(CSE)优化的无乘法器FIR数字滤波器的ASIC实现。该工具结合了针对特定应用的FIR滤波器设计流程中的主要功能,包括系数计算和量化,通用子表达式优化和硬件描述语言(HDL)代码自动生成。我们提出了一种应用的中间表示(IR),它是CSE优化和HDL代码自动生成集成的关键,它表示了CSE技术的应用所导致的电路结构。该工具在无倍数FIR滤波器的ASIC实现中的应用可以实现设计自动化,并显着缩短设计时间。而且,实验结果表明,所需的FIR滤波器在面积,功耗和速度等多个方面得到了有效的优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号