首页> 外文会议>IEEE International Conference on Electronics, Computing and Communication Technologies >Low Power Low Area Implementation of CORDIC Architecture Using Carry Select Adder for Realtime DSP Applications
【24h】

Low Power Low Area Implementation of CORDIC Architecture Using Carry Select Adder for Realtime DSP Applications

机译:使用进位选择加法器在实时DSP应用中实现低功耗,低面积的CORDIC架构

获取原文
获取外文期刊封面目录资料

摘要

Coordinate Rotation Digital Computer (CORDIC) algorithm is widely used to improve the efficiency of the hardware implementation of the Digital Signal Processing (DSP) algorithms and other mathematical operations. CORDIC based digital signal processing has become an important tool in communications, biomedical, and industrial products. The fundamental downside of the Conventional CORDIC algorithm is that there exists a considerable amount of repetitive iterations which will add up overall delay to the circuit design. In this paper, we propose a CORDIC algorithm, which is based on the reconfigurable CORDIC architectures that can be configured to operate for circular or hyperbolic trajectories in rotation or vectoring-modes and also can perform various trigonometric function (TF) and exponential functions. The calculation is performed either by using rotation mode or vectoring mode. We use Carry Select Adder (CSLA) for extensive reduction of area complication nature over the standard structure for reconfigurable applications. The proposed architecture has reduced power, delay, and area which is very less when compared to the conventional architectures.
机译:坐标旋转数字计算机(CORDIC)算法被广泛用于提高数字信号处理(DSP)算法和其他数学运算的硬件实现效率。基于CORDIC的数字信号处理已成为通信,生物医学和工业产品中的重要工具。传统CORDIC算法的根本缺点是存在大量重复迭代,这将增加电路设计的整体延迟。在本文中,我们提出了一种CORDIC算法,该算法基于可重配置的CORDIC架构,该架构可以配置为在旋转或矢量模式下用于圆形或双曲线轨迹,并且还可以执行各种三角函数(TF)和指数函数。通过使用旋转模式或矢量模式进行计算。我们使用进位选择加法器(CSLA)来大大降低可重构应用程序的标准结构上的区域复杂性。所提出的体系结构具有降低的功率,延迟和面积,与常规体系结构相比,这要少得多。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号