首页> 外文会议>IEEE Workshop on Signal Processing Systems >Synthesizing hardware from dataflow programs: An MPEG-4 simple profile decoder case study
【24h】

Synthesizing hardware from dataflow programs: An MPEG-4 simple profile decoder case study

机译:从数据流程综合硬件:MPEG-4简单的简档解码器案例研究

获取原文

摘要

The MPEG Reconfigurable Video Coding working group is developing a new library-based process for building the reference codecs of future MPEG standards, which is based on dataflow and uses an actor language called CAL. The paper presents a code generator producing RTL targeting FPGAs for CAL, outlines its structure, and demonstrates its performance on an MPEG-4 Simple Profile decoder. The resulting implementation is smaller and faster than a comparable RTL reference design, and the second half of the paper discusses some of the reasons for this counter-intuitive result.
机译:MPEG可重新配置的视频编码工作组正在开发基于库的基于库的过程,用于构建未来MPEG标准的参考编解码,这是基于DataFlow并使用名为CAL的演员语言。本文介绍了一种代码生成器,用于针对CAL的RTL定位FPGA,概述其结构,并在MPEG-4简单配置文件解码器上演示了其性能。由此产生的实现比相对的RTL参考设计更小,更快,而本文的下半部分讨论了这种反向直观结果的一些原因。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号