首页> 外文会议>International Conference on Advanced Mechatronics, Intelligent Manufacture and Industrial Automation >Design Of Sinusoidal Signal Generator Using Pipelined CORDIC Architecture Based On Altera Cyclone II FPGA
【24h】

Design Of Sinusoidal Signal Generator Using Pipelined CORDIC Architecture Based On Altera Cyclone II FPGA

机译:基于Altera Cyclone II FPGA的流水线CORDIC架构的正弦信号发生器设计

获取原文

摘要

Numerical Control Oscillator (NCO) is a main component to generate a signal. The uses of NCO is widely increased because of its simplicity of use and able to obtain high precision signal. One of many methode used by NCO is CORDIC algorithm. Coordinate Rotation Digital Computer (CORDIC) is one of many popular method used in trigonometric calculation and digital signal processing. It is said that this algorithm has a high efficiency for hardware implementation. CORDIC is often used as a core of DDS (Direct Digital Synthesis) to generate a signal. In this research, a sinusoidal wave is generated using 16 stages pipelined CORDIC algorithm system with look-up table. The system is designed using Intel ALTERA FPGA Cyclone II and its RTL model is simulated using ModelSim. The results show that the system is able to generate the signal with approximately 0.42% of error, and the proposed pipelined architecture is able to increase the systems maximum restricted clock speed from 8.2 MHz to 89.17 MHz.
机译:数控振荡器(NCO)是产生信号的主要组件。由于NCO使用简单并且能够获得高精度信号,因此NCO的使用得到了广泛的增加。 NCO使用的许多方法之一是CORDIC算法。坐标旋转数字计算机(CORDIC)是三角计算和数字信号处理中使用的许多流行方法之一。据说该算法在硬件实现上效率很高。 CORDIC通常用作DDS(直接数字合成)的核心以生成信号。在这项研究中,使用带有查找表的16级流水线CORDIC算法系统生成正弦波。该系统是使用Intel ALTERA FPGA Cyclone II设计的,其RTL模型是使用ModelSim仿真的。结果表明,该系统能够产生误差约为0.42%的信号,并且所提出的流水线体系结构能够将系统的最大受限时钟速度从8.2 MHz提高到89.17 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号