首页> 外文会议>International Conference on Smart Systems and Inventive Technology >Simulation and Implementation of BPSK Modulator and Demodulator System on Spartan-3E FPGA
【24h】

Simulation and Implementation of BPSK Modulator and Demodulator System on Spartan-3E FPGA

机译:基于Spartan-3E FPGA的BPSK调制解调系统的仿真与实现

获取原文

摘要

The target of this paper is to re-enact and execute the BPSK framework on Spartan 3E FPGA. The balanced flag accomplished in transmitter pack, disregarded a channel and transmitted to second unit acts as demodulator. The adjusting signal accomplished at end of demodulator. BPSK framework is utilized as a part of is generally utilized as a part of CDMA innovation. This framework is mimicked by utilizing VHDL dialect and actualized on two Spartan 3E Starter unit sheets.
机译:本文的目标是在Spartan 3E FPGA上重新制定并执行BPSK框架。平衡标志在发射机组件中完成,不考虑通道,并发送到第二个单元,用作解调器。调整信号在解调器末尾完成。 BPSK框架被用作CDMA创新的一部分。通过使用VHDL方言模仿了此框架,并在两个Spartan 3E Starter单元表上实现了该框架。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号