首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 1.2V 86dB SNDR 500kHz BW Linear-Exponential Multi-Bit Incremental ADC Using Positive Feedback in 65nm CMOS
【24h】

A 1.2V 86dB SNDR 500kHz BW Linear-Exponential Multi-Bit Incremental ADC Using Positive Feedback in 65nm CMOS

机译:在65nm CMOS上使用正反馈的1.2V 86dB SNDR 500kHz BW线性指数多位增量ADC

获取原文

摘要

This paper presents a linear-exponential two-phase multi-bit incremental ADC (IADC). The exponential integration in the proposed IADC is generated by positively feedback the integrator output to the input, which can accumulate the signals stably due to the reset operation in IADC. To avoid the nonlinearity due to the signal-dependent charge injected from the reference, this work separates the sampling capacitor and the DAC capacitor. It will relax the requirement of reference buffer for fast-settling under a high sample rate. Then, we reconfigure the DAC capacitor to directly offer the exponential integration, resulting in saving in the usage of integration capacitor with a compact implementation. The linear-exponential two-phase scheme provides data-weighted-averaging-friendly weighting function to suppress the multi-bit DAC mismatch error. Fabricated in a 65nm CMOS under 1.2 V supply and clocked at 128MHz, the ADC achieves an SNDR/DR/SFDR of 86.02/94.6/103.03dB with 500kHz BW, 20mW & 0.26mm2, resulting in FoMs of 168.57dB.
机译:本文提出了一种线性指数两相多位增量ADC(IADC)。所提出的IADC中的指数积分是通过将积分器输出正反馈到输入而生成的,由于IADC中的复位操作,积分器输出可以稳定地累积信号。为了避免由于从参考源注入的信号相关电荷而导致的非线性,这项工作将采样电容器和DAC电容器分开。在高采样率下,它将放宽对参考缓冲液快速沉降的要求。然后,我们将DAC电容器重新配置为直接提供指数积分,从而通过紧凑的实现节省了积分电容器的使用。线性指数两相方案提供了数据加权平均友好的加权功能,以抑制多位DAC失配误差。 ADC在1.2V电源下以65nm CMOS制成,时钟频率为128MHz,ADC的SNDR / DR / SFDR达到86.02 / 94.6 / 103.03dB,带宽为500kHz,20mW和0.26mm 2 ,因此FoM为168.57dB。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号