首页> 外文会议>International Conference on Field-Programmable Technology >Optimized Polynomial Multiplier Over Commutative Rings on FPGAs: A Case Study on BIKE
【24h】

Optimized Polynomial Multiplier Over Commutative Rings on FPGAs: A Case Study on BIKE

机译:FPGA上交换环上的优化多项式乘法器:以BIKE为例

获取原文

摘要

In this paper, we present two constant-time FPGA-based polynomial multipliers for post-quantum secure key encapsulation mechanisms based on quasi-cyclic codes, which are among round 2 candidates in the NIST PQC standardization process. The pipelined hardware architecture for polynomial multiplications proposed in this work are fully parameterized in terms of the size of the polynomial, and can be further tuned flexibly to achieve a trade-off between time and area depending on individual needs. We also present a case study on the BIKE key generators which use these two polynomial multiplier architectures as building blocks. Compared with the state-of-the-art hardware implementation of BIKE, the design proposed in this work is around 9× faster in terms of run-time while maintaining an over 6× smaller time-area product.
机译:在本文中,我们为基于准循环码的量子安全密钥封装机制提供了两个基于恒定的FPGA的多项式乘法器,这是NIST PQC标准化过程中的第2轮候选中。本作品中提出的多项式乘法的流水线硬件架构在多项式的大小方面完全参数化,并且可以灵活地调整,以根据各个需要在时间和区域之间实现折衷。我们还对自行车密钥发生器提出了一种案例研究,该案例将使用这两个多项式乘法器架构作为构建块。与自行车的最先进的硬件实施相比,在该工作中提出的设计在运行时的速度速度约为9倍,同时保持超过6倍的时间面积产品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号