首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Deep State Encryption for Sequential Logic Circuits
【24h】

Deep State Encryption for Sequential Logic Circuits

机译:顺序逻辑电路的深度状态加密

获取原文

摘要

Logic encryption has been proposed as a potential solution to the hardware IP piracy problem. Naive logic encryption methods were shown to be susceptible to Boolean satisfiability (SAT) based attacks. In addition, the recently proposed Sequential SAT attack is able to decrypt many encrypted sequential logic circuits. This paper introduces a new logic encryption scheme that encrypts a sequential circuit on the occurrence of a chosen deep state. Two novel techniques to select a suitable deep state from the gate-level netlist of the design have been introduced. The attack resiliency of the proposed encryption technique against the sequential SAT attack is demonstrated using several standard benchmark circuits.
机译:已经提出了逻辑加密作为对硬件IP盗版问题的潜在解决方案。朴素的逻辑加密方法显示容易受到基于布尔可满足性(SAT)的攻击。另外,最近提出的顺序SAT攻击能够解密许多加密的顺序逻辑电路。本文介绍了一种新的逻辑加密方案,该方案可在选定深度状态发生时对时序电路进行加密。引入了两种新颖的技术,可以从设计的门级网表中选择合适的深度状态。使用几种标准基准电路证明了所提出的加密技术针对顺序SAT攻击的攻击弹性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号