首页> 外文会议>International Conference on Field-Programmable Technology >An Automated FPGA-Based Fault Injection Platform for Granularly-Pipelined Fault Tolerant CORDIC
【24h】

An Automated FPGA-Based Fault Injection Platform for Granularly-Pipelined Fault Tolerant CORDIC

机译:基于FPGA的自动故障注入平台,用于细管道容错CORDIC

获取原文

摘要

Augment of integration and complexity makes VLSI circuits more sensitive to errors. Also, soft errors caused by Single Event Upset (SEU) have become a significant threat to modern electronic systems. Therefore, the demand of high reliability on modern electronic systems keeps increasing. Aiming at reliability evaluation of fault tolerant very large scale integrated circuits implemented on SRAM-based FPGA, an automated fault injection platform via Internal Configuration Access Port (ICAP) for rapid fault injection is presented in this paper. We adopt a granularly-pipelined fault tolerant CORDIC processor as the Design Under Test (DUT), and a C++ script is deployed for the external fault injection control environment and automating the fault injection procedure. The proposed method can achieve quantities of repeating fault injection tests and is suitable for any fault tolerant design implemented in SRAM-Based FPGA.
机译:集成度和复杂性的提高使VLSI电路对错误更加敏感。同样,由单事件翻转(SEU)引起的软错误也已成为对现代电子系统的重大威胁。因此,对现代电子系统的高可靠性的需求不断增长。针对在基于SRAM的FPGA上实现的大规模容错集成电路的可靠性评估,提出了一种通过内部配置访问端口(ICAP)进行快速故障注入的自动故障注入平台。我们采用颗粒流水线的容错CORDIC处理器作为被测设计(DUT),并为外部故障注入控制环境部署了C ++脚本,并自动执行了故障注入过程。所提出的方法可以实现大量的重复故障注入测试,并且适用于在基于SRAM的FPGA中实现的任何容错设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号