首页> 外文会议>SOI-3D-Subthreshold Microelectronics Technology Unified Conference >On the Design of Energy-Efficient I/O Circuits for Interposer-based 2.5D System-in-Package
【24h】

On the Design of Energy-Efficient I/O Circuits for Interposer-based 2.5D System-in-Package

机译:基于中介层2.5D封装系统的节能型I / O电路设计

获取原文

摘要

Interposer-based 2.5D System-in-Package (SiP) allows heterogeneous integration while promising lower cost and higher yield than TSV-based 3D integration [1] [2] [3]. Communications between dies in SiP are similar to those in System-on-Chip (SoC), except SiP is using wires in silicon interposers which have larger linewidth and show inductive properties. The total number of input/output (I/O) circuits to drive on-interposer wires is much larger than off-chip I/Os in SoC. Hence, design of lightweight I/O circuits is critical for 2.5D integrations, and digital singled-ended signaling has emerged as a preferred choice.
机译:与基于TSV的3D集成相比,基于中介层的2.5D封装系统(SiP)允许异构集成,同时具有更低的成本和更高的良率[1] [2] [3]。 SiP中的管芯之间的通信与片上系统(SoC)中的通信相似,不同之处在于SiP在硅中介层中使用具有更大线宽并显示出感应特性的导线。驱动插入式布线的输入/输出(I / O)电路总数比SoC中的片外I / O大得多。因此,轻量级I / O电路的设计对于2.5D集成至关重要,数字单端信令已成为首选。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号