首页> 外文会议>Picture Coding Symposium >PIPELINING ARCHITECTURE DESIGN OF THE H.264/AVC HP@L4.2 CODEC FOR HD APPLICATIONS
【24h】

PIPELINING ARCHITECTURE DESIGN OF THE H.264/AVC HP@L4.2 CODEC FOR HD APPLICATIONS

机译:用于高清应用的H.264 / AVC HP@l4.2编解码器的流水线建筑设计

获取原文

摘要

This paper presents the macroblock/slice level pipeline structure for an H.264/AVC HP@L4.2 codec. In H.264/AVC, level 4.2 (L4.2) in high profile (HP) describes the encoding/decoding capability of 1920×1088@64p sequence/bitstream of up to 62.5 Mbps. To meet this tremendous specification, the novel hardwired architecture of the H.264/AVC codec is also presented. It supports both encoding and decoding and shares commonly used hardware modules. In our system, the video subsystem including the H.264/AVC codec is classified into four principle functions: video coding, memory management, reference cache-buffer control, and top control. With regard to H.264/AVC processing, the video coding function comprises eight modules. These modules are arranged as a six-stage macroblock pipeline for the encoder and a four-stage macroblock pipeline for the decoder. With the proposed schemes adopted, a software C model and an FPGA platform were developed for verification. The simulation results indicate that our design approach successfully performs the real-time encoding/decoding of the H.264/AVC HP@L4.2 sequence/bitstream at an operating frequency of 266 MHz.
机译:本文介绍了宏块/片级流水线结构的H.264 / AVC编解码器HP@L4.2。在H.264 / AVC中,电平4.2(L4.2)在高调(HP)描述了62.5 Mbps的编码/解码1920×1088 @ 64P序列/向上的位流的能力。为了满足这一巨大说明书中,H.264 / AVC编解码器的新颖的硬连线架构还提出。它同时支持编码和解码和常用的硬件模块共享。在我们的系统,包括H.264 / AVC编解码器的视频子系统分为四个主功能:视频编码,内存管理,参考高速缓冲控制,以及顶部的控制。对于H.264 / AVC处理,视频编码功能包括八个模块。这些模块被布置为6级管道宏块用于编码器和解码器中的四个阶段的宏块的管道。随着提出的方案通过,软件C型和FPGA平台验证的开发工作。仿真结果表明,我们的设计方法成功地进行实时编码/在266兆赫的工作频率的H.264 / AVC HP@L4.2序列/位流的解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号