首页> 外文会议>International Conference on Computer Communication and Informatics >Random and Triple burst error correction code with low redundancy for Network-on-Chip link
【24h】

Random and Triple burst error correction code with low redundancy for Network-on-Chip link

机译:片上网络链接的低冗余度随机和三重突发纠错码

获取原文

摘要

Error correction code with higher error correction capability with minimum redundant bit is the need of the day for on-chip interconnect link. Hence, in this paper an energy competent low redundancy error correction code with more error correction is proposed. The proposed error correction code is capable of correcting single random error as well as burst errors of up to triple bits. The proposed code has redundancy bits same as that of the single error correction- double error detection (SEC-DED) Hamming code and has small increase in the decoder complexity to make it to correct up to triple burst errors. The proposed code has been implemented using 180 nm technology using verilog coding. The performance of the code has been assessed based on area and power consumption of codec as well as router placed with codec and without codec. The proposed code occupies up to 29 % less area compared to 25% less power compared to the existing codes. Also the performance of the code for residual error rate, link swing voltage and link power consumption have been analyzed and is found to be minimum compared to other codes.
机译:片上互连链路如今已成为具有更高的纠错能力和最少冗余位的纠错码。因此,本文提出了一种具有更多纠错能力的低能耗纠错码。所提出的纠错码能够纠正单个随机错误以及高达三位的突发错误。所提出的代码具有与单错误校正-双错误检测(SEC-DED)汉明码相同的冗余位,并且在解码器复杂性方面的增加很小,从而使其最多可以校正三倍突发错误。拟议代码已使用Verilog编码使用180 nm技术实现。已根据编解码器的面积和功耗以及带有编解码器和不带有编解码器的路由器对代码的性能进行了评估。与现有代码相比,拟议代码占用的面积最多减少29%,而功耗则减少25%。还分析了剩余错误率,链路摆幅电压和链路功耗的代码性能,发现与其他代码相比,该代码的性能最低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号