首页> 外文会议>International Conference on Computer Communication and Informatics >Low Power Two Stage Dynamic Comparator Circuit Design for Analog to Digital Converters
【24h】

Low Power Two Stage Dynamic Comparator Circuit Design for Analog to Digital Converters

机译:用于模数转换器的低功耗两级动态比较器电路设计

获取原文

摘要

Mixed signal systems plays major role in the communication systems. This paper presents the low power two stage dynamic latch comparator that works in greater speed with less power consumption when related to conventional two stage dynamic latch comparators. The proposed comparator consists of two stages such as dynamic latch and pre amplifier stage. S Edit, T Spice and W edit tool were used for simulating the comparator circuit in the 250nm technologies and the results show the power consumption of 5.761mW which is less compared to conventional comparator design power consumption and 5v input voltage is used for the simulation.
机译:混合信号系统在通信系统中起主要作用。本文提出了一种低功耗的两级动态锁存比较器,与传统的两级动态锁存比较器相比,其工作速度更快,功耗更低。拟议的比较器包括两个阶段,例如动态锁存和前置放大器阶段。使用S Edit,T Spice和W编辑工具对250nm技术中的比较器电路进行仿真,结果表明,功耗为5.761mW,比传统的比较器设计功耗要低,并且使用5v输入电压进行仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号