首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Centrality Indicators for Efficient and Scalable Logic Masking
【24h】

Centrality Indicators for Efficient and Scalable Logic Masking

机译:高效且可扩展的逻辑屏蔽的集中度指示器

获取原文

摘要

Modifying the logic at register transfer level can help to protect a circuit against counterfeiting or illegal copying. By adding extra gates, the outputs can be controllably corrupted. Then the circuit operates correctly only if the right value is applied to the extra gates. The main challenge is to select the best position for these gates, to alter the circuit's behaviour as much as possible. However, another major point is the computational efficiency of the selection process, which should be as good as possible for integration in EDA tools. State-of-the art methods, based on fault analysis, are very demanding and cannot cope with large netlists in a reasonable runtime. We propose to use centrality indicators instead. Centrality is used to identify the most significant vertices of a graph. We show that, when used to select the nodes to modify, they lead to low correlation between original and altered outputs while being computationally efficient. We give experimental results on combinational benchmarks and compare to other previously proposed heuristics. We show that this method is the only efficient selection heuristic which is able to handle large netlists and integrate smoothly into EDA tools.
机译:在寄存器传输级别修改逻辑有助于保护电路免受伪造或非法复制的侵害。通过添加额外的门,可以可控地破坏输出。然后,仅当将正确的值应用于额外的门时,电路才能正确运行。主要的挑战是为这些门选择最佳位置,以尽可能多地改变电路的性能。但是,另一个要点是选择过程的计算效率,对于集成到EDA工具中应该尽可能地好。基于故障分析的最新技术要求很高,并且无法在合理的运行时间内处理大型网表。我们建议改为使用集中度指标。中心性用于标识图形的最高有效顶点。我们表明,当用于选择要修改的节点时,它们会导致原始输出和更改后的输出之间的相关性较低,同时计算效率很高。我们在组合基准上给出了实验结果,并与其他先前提出的启发式方法进行了比较。我们表明,该方法是唯一能够处理大型网表并将其平滑集成到EDA工具中的有效选择启发式方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号