首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Area-driven partial reconfiguration for SEU mitigation on SRAM-based FPGAs
【24h】

Area-driven partial reconfiguration for SEU mitigation on SRAM-based FPGAs

机译:区域驱动的部分重配置,以减轻基于SRAM的FPGA的SEU

获取原文

摘要

This paper presents an area-driven Field-Programmable Gate Array (FPGA) scrubbing technique based on partial reconfiguration for Single Event Upset (SEU) mitigation. The proposed method is compared with existing techniques such as blind and on-demand scrubbing on a novel SEU mitigation framework implemented on the ZYNQ platform, supporting various SEU and scrubbing rates. A design space exploration on the availability versus data transfers from a Double Data Rate Type 3 (DDR3) memory, shows that our approach outperforms blind scrubbing for a range of availability values when a second order polynomial IP is targeted. A comparison to an existing on-demand scrubbing technique based on Dual Modular Redundancy (DMR) shows that our approach saves up to 46% area for the same case study.
机译:本文提出了一种基于局部重配置的区域驱动的现场可编程门阵列(FPGA)清理技术,用于缓解单事件干扰(SEU)。将该方法与现有技术进行了比较,例如在ZYNQ平台上实现的新型SEU缓解框架上的盲点和按需净化,该方法支持各种SEU和净化率。对可用性和来自双倍数据速率类型3(DDR3)的数据传输的设计空间探索表明,当针对二阶多项式IP时,对于一系列可用性值,我们的方法要优于盲目擦洗。与基于双模块冗余(DMR)的现有按需洗涤技术的比较表明,对于相同的案例研究,我们的方法可节省多达46%的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号