首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >RePaBit: Automated generation of relocatable partial bitstreams for Xilinx Zynq FPGAs
【24h】

RePaBit: Automated generation of relocatable partial bitstreams for Xilinx Zynq FPGAs

机译:RePaBit:为Xilinx Zynq FPGA自动生成可重定位的部分位流

获取原文

摘要

Partial reconfiguration in FPGAs increases the flexibility of a system due to dynamic replacement of hardware modules. However, more memory is needed to store all partial bitstreams and the generation of all partial bitstreams for all possible regions on the FPGA is very time-consuming. In order to overcome these issues, bitstream relocation can be used. In this paper, a novel approach that facilitates bitstream relocation with the Xilinx Vivado tool flow is presented. In addition, the approach is automated by TCL scripts that extend Vivado to RePaBit. RePaBit is successfully evaluated on the Xilinx Zynq FPGA using 1D and 2D relocation of complex modules such as MicroBlaze processors. The results show a negligible overhead in terms of area and frequency while enabling more flexibility by partial bitstream relocation as well as a faster design time.
机译:由于动态替换硬件模块,FPGA中的部分重新配置增加了系统的灵活性。但是,需要更多的存储器来存储所有部分比特流,并且在FPGA上所有可能区域的所有部分比特流的生成非常耗时。为了克服这些问题,可以使用比特流重定位。在本文中,提出了一种新颖的方法,该方法可利用Xilinx Vivado工具流促进位流重定位。此外,该方法通过将Vivado扩展到RePaBit的TCL脚本实现了自动化。使用复杂模块(例如MicroBlaze处理器)的1D和2D重定位,可以在Xilinx Zynq FPGA上成功评估RePaBit。结果表明,在面积和频率方面的开销可忽略不计,同时通过部分比特流重定位以及更快的设计时间实现了更大的灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号