首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Overloaded CDMA interconnect for Network-on-Chip (OCNoC)
【24h】

Overloaded CDMA interconnect for Network-on-Chip (OCNoC)

机译:片上网络(OCNoC)的CDMA互连重载

获取原文

摘要

Networks on Chip (NoCs) have replaced on-chip buses as the paramount communication strategy in large scale Systems-on-Chips (SoCs). Code Division Multiple Access (CDMA) has been proposed as an interconnect fabric that can achieve high throughput and fixed transfer latency due to the CDMA transmission concurrency. Overloaded CDMA Interconnect (OCI) is an architectural evolution of the conventional CDMA interconnects that can double their bandwidth at marginal cost. Employing OCI in CDMA-based NoCs has the potential of providing higher bandwidth at low-power and -area overheads compared to other NoC architectures. Furthermore, fixed latency and predictable performance achieved by the inherent CDMA concurrency can reduce the effort and overhead required to implement QoS. In this work, we advance the Overloaded CDMA interconnect for Network on Chip (OCNoC) dynamic central router. The OCNoC router leverages the overloaded CDMA concept to reduce the overall packet transfer latency and improve the network throughput at a negligible area overhead. Dynamic code assignment is adopted to reduce the decoding complexity and transfer latency and maximize the crossbar utilization. Two OCNoC solutions are advanced, serial and parallel CDMA encoding schemes. The OCNoC central routers are implemented and validated on a Virtex-7 VC709 FPGA kit. Evaluation results show a throughput enhancement up to 142% with a 1.7% variation in packet latencies. Synthesized using a 65 nm ASIC standard cell library, the presented ASIC OCNoC router requires 61% less area per processing element at 81.5% saving in energy dissipation compared to conventional CDMA-based NoCs.
机译:片上网络(NoC)已取代片上总线,成为大规模片上系统(SoC)的首要通信策略。已经提出了码分多址(CDMA)作为互连结构,由于CDMA传输并发性,它可以实现高吞吐量和固定的传输延迟。过载CDMA互连(OCI)是传统CDMA互连的体系结构演进,可以以边际成本使带宽增加一倍。与其他NoC架构相比,在基于CDMA的NoC中使用OCI具有在低功耗和区域开销下提供更高带宽的潜力。此外,固有的CDMA并发实现的固定等待时间和可预测的性能可以减少实现QoS所需的工作量和开销。在这项工作中,我们推进了片上网络(OCNoC)动态中央路由器的CDMA互连重载。 OCNoC路由器利用过载的CDMA概念来减少总体数据包传输延迟,并以可忽略的区域开销提高网络吞吐量。采用动态代码分配以降低解码复杂度和传输等待时间,并使交叉开关利用率最大化。两种OCNoC解决方案都是先进的串行和并行CDMA编码方案。 OCNoC中央路由器在Virtex-7 VC709 FPGA套件上实现和验证。评估结果显示吞吐量提高了142%,而数据包延迟却变化了1.7%。与传统的基于CDMA的NoC相比,使用65 nm ASIC标准单元库进行了合成,本发明的ASIC OCNoC路由器每个处理元件所需的面积减少了61%,能耗降低了81.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号