首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Low-Power and High Performance Sinusoidal Clocked Dynamic Circuit Design
【24h】

Low-Power and High Performance Sinusoidal Clocked Dynamic Circuit Design

机译:低功耗高性能正弦时钟动态电路设计

获取原文

摘要

Important characteristic of any VLSI circuit is its power consumption, reliability, operating speed and silicon area. Dynamic CMOS designs provide high operating speeds compared to static CMOS designs combined with low silicon area requirements. Pipelines can be used for achieving high circuit operating speeds. However, as the operating frequency increases, the number of pipeline stages should also increase and so the memory elements. These memory elements increase the area overhead and restrict the maximum achievable frequency due to their delays. Memory-less pipelines based on dynamic design address these issues but, still require high power consumption for the clock signal. In this paper we propose a sinusoidal three-phase clocking scheme that reduces the power required by the clock and offers high circuit operating frequencies. Thus the proposed technique provides advantages over preexisting techniques in terms of power requirement, area of implementation and operating speed.
机译:任何VLSI电路的重要特性是其功耗,可靠性,工作速度和硅面积。与静态CMOS设计和低硅面积要求相结合,动态CMOS设计可提供较高的工作速度。管道可用于实现较高的电路运行速度。但是,随着工作频率的增加,流水线级的数量也应增加,因此存储元件也应增加。这些存储元件由于延迟而增加了面积开销并限制了最大可达到的频率。基于动态设计的无内存流水线解决了这些问题,但仍然需要时钟信号的高功耗。在本文中,我们提出了一种正弦波三相时钟方案,该方案可降低时钟所需的功率并提供较高的电路工作频率。因此,所提出的技术在功率需求,实施面积和操作速度方面提供了优于现有技术的优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号