首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Area Efficient Hardware Architecture for Implicitly-Defined Complex Events Processing
【24h】

Area Efficient Hardware Architecture for Implicitly-Defined Complex Events Processing

机译:隐式定义复杂事件处理的高效区域硬件架构

获取原文

摘要

Complex Event Processing refers to different mechanisms such as event correlation and event patterns detection for processing multiple events with the goal of inferring the complicated ones. While a simple event may provide trivial information, combining several of them can help in deriving more useful information. Detecting the complex events requires huge processing capability. The existing hardware designs for complex events detection all target explicitly defined events. However, there are many scenarios that some of the events may not be explicitly known ahead of detection. To address this challenge, in this work we propose a general complex event detection methodology which is capable to deal with implicitly-defined events. The concepts of dynamic state machine, and context switching mechanism are introduced and an area-efficient iterative architecture is developed on FPGA to detect the implicitly-defined complex events. The experiment results demonstrate the effectiveness of proposed architecture.
机译:复杂事件处理是指用于推断多个复杂事件的不同机制,例如事件相关性和事件模式检测,用于处理多个事件。虽然一个简单的事件可能会提供一些琐碎的信息,但是将其中几个事件组合在一起可以帮助获取更有用的信息。检测复杂事件需要巨大的处理能力。用于复杂事件检测的现有硬件设计均以明确定义的事件为目标。但是,在许多情况下,某些事件在检测之前可能没有明确地知道。为了应对这一挑战,在这项工作中,我们提出了一种通用的复杂事件检测方法,该方法能够处理隐式定义的事件。介绍了动态状态机的概念和上下文切换机制,并在FPGA上开发了一种区域有效的迭代体系结构,以检测隐式定义的复杂事件。实验结果证明了所提体系结构的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号