首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >A Low-Cost Mixed Clock Generator for High Speed Adiabatic Logic
【24h】

A Low-Cost Mixed Clock Generator for High Speed Adiabatic Logic

机译:用于高速绝热逻辑的低成本混合时钟发生器

获取原文

摘要

Low power and robust circuitry are permanent hotspots in VLSI design. Adiabatic logic is one of potential breakthroughs for these goals. Especially, designing reliable clock tree is very significant for adiabatic logic due to four-phase clocked power required for pipelined data transmission in adiabatic system. In this paper, we present analysis of charging speed and clock types that influence power dissipation in adiabatic logic and comparison of current mainstream clock generators suitable for adiabatic system. Based on the characteristics of current designs, using TSMC 180nm fabrication process, we propose a novel mixed clock generator, including four-phase source, switch controller and clock MUX to build a robust clock using only one reference clock. The test shows that below 600MHz, the proposed design has negligible signal attenuation with low power dissipation. We have also compared our work and current designs in device cost, and suitable work frequency based on circuit structure.
机译:低功耗和强大的电路是VLSI设计中的永久性热点。绝热逻辑是实现这些目标的潜在突破之一。特别地,由于绝热系统中流水线数据传输所需的四相时钟功率,因此设计可靠的时钟树对于绝热逻辑非常重要。在本文中,我们介绍了影响绝热逻辑功耗的充电速度和时钟类型的分析,以及目前适用于绝热系统的主流时钟发生器的比较。根据当前设计的特点,采用台积电180nm制造工艺,我们提出了一种新颖的混合时钟发生器,包括四相源,开关控制器和时钟多路复用器,以仅使用一个参考时钟来构建鲁棒的时钟。测试表明,在600MHz以下,该设计的信号衰减很小,功耗低。我们还比较了我们的工作和当前设计的器件成本以及基于电路结构的合适工作频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号