首页> 外文会议>International Conference on Communication and Electronics Systems >Verifying performance of PCI express in a system for multi giga byte per second data transmission
【24h】

Verifying performance of PCI express in a system for multi giga byte per second data transmission

机译:验证系统中PCI Express的性能,每秒可传输数千兆字节

获取原文

摘要

This paper describes the performance verification methodology for a interconnect which was developed for a complex system on chips (SOC) containing multiple intellectual properties (IP). As SOC's are more advanced these days, there is a need for an interconnect to serve as center for communication for various IP cores within the SOC. Verifying the functionality and performance of SOC interconnects can be an important task. There will be existence of different protocols, different types of transactions, and multi-layered topology in a SOC. A more comprehensive approach using tools and technologies can simplify the process of verifying the functionality and performance of SOC interconnects. The major objective of the project is performance verification of SOC on a dedicated channel between peripheral component interconnect express (PCI-e) end point and memory using performance models. With advantages like fast speed, low power consumption and good protocol efficiency, PCI-e is considered as a competent candidate for system interconnects. The bottleneck of these systems mostly lies in the data transmission link between the input-output system and the host system. To address this problem, we are using applying request traffic on data link i.e. from PCI-e to memory, and measured the performance of a data transmission between PCI-e and core of the SOC. Bandwidth is measured at bottleneck for different PCI-e generations (Generation 1, Generation 2, Generation 3), different lane configurations and payloads. Bandwidth obtained is being compared with theoretical peak bandwidth calculated.
机译:本文介绍了互连的性能验证方法,该方法是针对包含多个知识产权(IP)的复杂片上系统(SOC)开发的。随着近来SOC的发展,需要一种互连作为SOC中各种IP核通信的中心。验证SOC互连的功能和性能可能是一项重要任务。 SOC中将存在不同的协议,不同的事务类型和多层拓扑。使用工具和技术的更全面的方法可以简化验证SOC互连功能和性能的过程。该项目的主要目标是使用性能模型对外围组件互连Express(PCI-e)端点和内存之间的专用通道上的SOC进行性能验证。具有快速,低功耗和良好协议效率等优点,PCI-e被认为是系统互连的有力候选者。这些系统的瓶颈主要在于输入输出系统和主机系统之间的数据传输链路。为了解决这个问题,我们正在将请求流量应用于从PCI-e到内存的数据链路,并测量了PCI-e与SOC核心之间的数据传输性能。带宽是在不同PCI-e代(第1代,第2代,第3代),不同通道配置和有效负载的瓶颈处测量的。将获得的带宽与计算出的理论峰值带宽进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号