首页> 外文会议>Symposium on VLSI Circuits >A 14.6mW 12b 800MS/s 4×time-interleaved pipelined SAR ADC achieving 60.8dB SNDR with Nyquist input and sampling timing skew of 60fsrms without calibration
【24h】

A 14.6mW 12b 800MS/s 4×time-interleaved pipelined SAR ADC achieving 60.8dB SNDR with Nyquist input and sampling timing skew of 60fsrms without calibration

机译:一个14.6mW的12b 800MS / s 4x时间交错的流水线SAR ADC,具有Nyquist输入和60fsrms的采样时序偏斜,无需校准即可实现60.8dB SNDR

获取原文

摘要

A 12b time-interleaved pipelined SAR ADC is presented. The proposed sampling circuit makes timing skew immune to mismatch of control circuit for time interleaving and reduces the main mismatch source to only sampling switch to achieve very low sampling skew of 60fsrms without calibration. MDAC transfer curve of pipeline stage is folded and OP output is kept half without degrading its gain and bandwidth by the proposed MDAC. The proposed OP loading reset scheme also enhances the settling speed without sacrificing ADC conversion time. Operating at 800MS/s, this ADC consumes 14.6mW from 1V supply and achieves SNDR of 60.8dB with Nyquist input.
机译:提出了12B时间交织的流水线SAR ADC。所提出的采样电路使得定时偏斜免受控制电路不匹配,用于时间交织,并将主错配源减少到仅采样开关,以实现60FSRMS的非常低的采样偏差而无需校准。管道阶段的MDAC传输曲线被折叠,操作输出保持一半,而不会通过所提出的MDAC降低其增益和带宽。所提出的OP加载复位方案还增强了沉降速度而不会牺牲ADC转换时间。该ADC在800ms / s下运行,从1V电源消耗14.6mW,并通过奈奎斯特输入实现60.8dB的SNDR。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号