首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme
【24h】

A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme

机译:具有虚拟时序参考时序偏斜校准方案的时间交错12-b 270-MS / s SAR ADC

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a two-way time-interleaved (TI) 12-b 270-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) with a virtual-timing-reference timing-skew calibration scheme, in which the timing-skew calibration spurs present in conventional calibration schemes are effectively suppressed with the deferred reference sampling edge. The proposed design runs in a true background mode of operation, whose accuracy is independent of the statistics and the wide-sense stationary property of the input. A 12-b 270-MS/s prototype ADC with the on-chip timing-skew and offset calibration circuits is fabricated in a 40-nm CMOS process, where the timing-skew calibration circuits occupy only 9.7% of the total core area, showing the simplicity and ease of integration of the calibration algorithm even in large-scale TI ADCs. The prototype achieves a peak SNDR of 60.2 dB and a Nyquist-rate SNDR of 59.7 dB while consuming 4.5 mW from a 0.9-V supply, which then results in a Walden FoM of 21.1 fJ/conversion-step.
机译:本文提出了一种具有虚拟时序参考时序偏斜校准方案的双向时间交错(TI)12-b 270-MS / s逐次逼近寄存器(SAR)模数转换器(ADC),传统的校准方案中存在的时间偏斜校准杂散可以通过延迟参考采样边沿得到有效抑制。所提出的设计在真实的背景操作模式下运行,其准确性独立于统计数据和输入的广泛静态特性。一个具有片上时序偏斜和失调校准电路的12-b 270-MS / s原型ADC采用40nm CMOS工艺制造,其中时序偏斜校准电路仅占内核总面积的9.7%,展示了即使在大规模TI ADC中,校准算法集成的简便性。该原型可实现60.2 dB的峰值SNDR和59.7 dB的奈奎斯特速率SNDR,同时从0.9V的电源消耗4.5 mW的功率,这之后的Walden FoM为21.1 fJ /转换步长。

著录项

  • 来源
    《IEEE Journal of Solid-State Circuits》 |2018年第9期|2584-2594|共11页
  • 作者单位

    School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon, South Korea;

    School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon, South Korea;

    School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon, South Korea;

    School of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon, South Korea;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Calibration; Delays; Channel estimation; Convergence; Video recording; Prototypes;

    机译:校准;延迟;信道估计;会聚;视频记录;原型;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号