首页> 外文会议>IEEE International Conference on Consumer Electronics-Taiwan >VLSI design of an ultra-high-speed Polar encoder architecture using 16-parallel radix-2 processing engines for next-generation 5G applications
【24h】

VLSI design of an ultra-high-speed Polar encoder architecture using 16-parallel radix-2 processing engines for next-generation 5G applications

机译:超高速极性编码器架构的VLSI设计使用16平行Radix-2处理引擎,用于下一代5G应用

获取原文

摘要

This paper presents an ultra-high-speed/area-efficient Polar encoder design with very high system throughput for emerging next-generation 5G applications. In a demonstrated design example, the proposed hardware architecture is mainly based on 16-parallel radix-2 processing engines. An 8192-point Polar encoder is designed and synthesized with TSMC 40-nm CMOS technology, operating at clock frequency of 10.0GHz and delivering total throughput of 160.0Gbps. The synthesized area only occupies 0.045mm and consumes 413.8mW.
机译:本文介绍了超高速/区域高效的极性编码器设计,具有非常高的系统吞吐量,用于新兴的下一代5G应用。在说明的设计示例中,所提出的硬件架构主要基于16平行的基数-2处理引擎。使用TSMC 40-NM CMOS技术设计和合成8192点极性编码器,以时钟频率为10.0GHz,提供160.0Gbps的总吞吐量。合成区域仅占0.045mm并消耗413.8mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号