首页> 外文会议>IEEE International Conference on Consumer Electronics-Taiwan >A hierarchy multiple-voltage design technique for low-power performance-manageable bio-chips
【24h】

A hierarchy multiple-voltage design technique for low-power performance-manageable bio-chips

机译:低功耗性能可管理生物芯片的层级多电压设计技术

获取原文

摘要

A Hierarchy Multiple-Voltage (HMulti-Vdd) design technique is proposed in this paper which can effectively reduce power consumption. This paper presents an EDA automation design flow that facilitates separation of high-voltage and low-voltage module in synthesis stage. The proposed HMulti-Vdd methodology can be utilized to identify how many voltage domain and how low supplied voltage are better to design a low-power chip, while include the performance estimation. The HMulti-Vdd software tool includes a low-power multi-Vdd chip design optimization process and joint with several commercial circuit synthesis, physical design tools. Using HMulti-Vdd, the designed module voltage assignment is based on power, delay-time and gate-count analysis. HMulti-Vdd can help designer to reduce the Multi-Vdd design manually efforts. For several designed bio-chips have been validates by using this tool, the power consumption can be effectively reduced up to 50%, and the performance loss can be controlled within 5%.
机译:本文提出了一种层次多电压(HMULTI-VDD)设计技术,可以有效地降低功耗。本文介绍了EDA自动化设计流程,便于分离合成阶段中的高压和低压模块。可以利用所提出的HMulti-VDD方法来识别电压域和低功耗芯片的低功耗如何以及低功耗芯片的电压如何。 HMulti-VDD软件工具包括低功耗多VDD芯片设计优化过程和具有多个商业电路合成,物理设计工具的关节。使用HMULTI-VDD,设计的模块电压分配基于功率,延迟时间和门计数分析。 HMulti-VDD可以帮助设计师手动减少多VDD设计。对于几种设计的生物芯片通过使用该工具已经验证,功耗可以有效地降低50%,并且性能损失可以控制在5%以内。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号