首页> 外文会议>ACM Great Lakes Symposium on VLSI >Design of error-resilient logic gates with reinforcement using implications
【24h】

Design of error-resilient logic gates with reinforcement using implications

机译:具有含义的具有增强功能的容错逻辑门设计

获取原文

摘要

Operating circuits in the sub-threshold region can save power, but at the cost of higher susceptibility to noise. This paper analyzes various gate-level error-mitigation designs appropriate for sub-threshold circuits. Previous works have proposed a modified version of the Schmitt trigger gate that uses logic implications to reinforce correct functional behavior. However, the increased error resilience requires increased area, delay, and power overhead. To address these shortcomings, we introduce two alternative and less costly approaches to reinforcing correct logic behavior via implications. In addition, to provide more flexibility in implication selection, we consider not just simple implications that reinforce relationships between two signals, but also more complex 3-signal implications within the circuit. Our simulation results demonstrate that these alternative gate structures can outperform the Schmitt trigger version as long as the noise on the reinforcement signals themselves is sufficiently low.
机译:低于阈值区域的工作电路可以节省功率,但会带来更高的噪声易感性。本文分析了适用于亚阈值电路的各种门级误差缓解设计。先前的工作提出了施密特触发器门的修改版本,该版本使用逻辑含义来加强正确的功能行为。但是,增加的错误恢复能力需要增加面积,延迟和功耗。为了解决这些缺点,我们介绍了两种替代方法和成本更低的方法,以通过含义来增强正确的逻辑行为。另外,为了在隐含选择中提供更大的灵活性,我们不仅考虑加强两个信号之间关系的简单隐含,还考虑电路内更复杂的3信号隐含。我们的仿真结果表明,只要增强信号本身的噪声足够低,这些替代门结构就可以胜过施密特触发器版本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号