首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Design automation tasks scheduling for enhanced parallel execution of a state-of-the-art layout-aware sizing approach
【24h】

Design automation tasks scheduling for enhanced parallel execution of a state-of-the-art layout-aware sizing approach

机译:设计自动化任务调度,用于增强并行执行最新的布局感知大小调整方法

获取原文

摘要

This paper presents an innovative methodology to efficiently schedule design automation tasks during the execution of an analog IC layout-aware sizing process. The referred synthesis process includes several sub-tasks such as DC simulation, floorplanning, placement, global routing, parasitic extraction, and circuit simulations in multiple worst case corners. The schedule of the design tasks is here optimized taking into account standard multi-core architectures, tasks dependencies, accurate time estimations for each task and a limited number of licenses for using commercial tools, e.g., number of simulator licenses. The proposed methodology, first, considers a directed acyclic graph for representing the design flow and task dependencies, then, an evolutionary kernel is used to implement a single-objective multi-constraint optimization. The efficiency and impact of the proposed approach is validated by using a state-of-the-art Analog IC design automation environment.
机译:本文提出了一种创新的方法,可以在模拟IC布局感知的尺寸确定过程的执行过程中有效地调度设计自动化任务。所提到的综合过程包括几个子任务,例如DC仿真,布局规划,布局,全局布线,寄生提取以及在多个最坏情况下的电路仿真。在此,优化设计任务的时间表时要考虑到标准多核体系结构,任务相关性,每个任务的准确时间估计以及使用商业工具的有限数量的许可证,例如仿真器许可证的数量。所提出的方法首先考虑用于表示设计流程和任务相关性的有向无环图,然后使用进化核来实现单目标多约束优化。通过使用最新的模拟IC设计自动化环境,可以验证所提出方法的效率和影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号