首页> 外文会议>International Conference on Advanced Technologies for Communications >A reconfiguration solution for CMOS frequency synthesizers in cognitive radios
【24h】

A reconfiguration solution for CMOS frequency synthesizers in cognitive radios

机译:认知无线电中CMOS频率合成器的重新配置解决方案

获取原文

摘要

This article proposes a reconfiguration solution for CMOS frequency synthesizer with a hybrid architecture which is a combination of a Direct Digital Synthesizer (DDS) and a Phase Locked Loop (PLL). The DDS is implemented in FPGA platform functioning a reference frequency to the PLL. The PLL is designed using CMOS technology, being reconfigurable to accelerate tuning speed. Instead of employing a hardware-based lock detector, a software algorithm is used to determine the switching time and to optimize the frequency tuning speed, consuming energy or limited pick power. This PLL is used in cognitive radio for spectrum sensing function.
机译:本文提出了一种具有混合架构的CMOS频率合成器的重新配置解决方案,该架构是直接数字合成器(DDS)和锁相环(PLL)的组合。 DDS是在FPGA平台中实现的,功能是PLL的参考频率。 PLL采用CMOS技术设计,可重新配置以加快调谐速度。代替采用基于硬件的锁定检测器,而是使用软件算法来确定切换时间并优化频率调谐速度,消耗能量或限制拾取功率。该PLL用于认知无线电中以实现频谱感测功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号