首页> 外文会议>IEEE Radio Frequency Integrated Circuits Symposium >A 60 GHz single-chip 256-element wafer-scale phased array with EIRP of 45 dBm using sub-reticle stitching
【24h】

A 60 GHz single-chip 256-element wafer-scale phased array with EIRP of 45 dBm using sub-reticle stitching

机译:使用亚标线缝线的EIRP为45 dBm的60 GHz单芯片256元素晶圆级相控阵

获取原文

摘要

This paper presents a 60 GHz wafer-scale transmit phased-array with 256-elements spaced λ/2 apart in the x and y directions, and occupying an area of 4.14×4.2 cm (1740 mm). The phased array is built using independent RF, transmission-line and control circuit blocks which are stitched together to form an aggregate chip which is much larger than a standard reticle (22×22 mm). This method allows for a wafer-scale design and can be extended to any size and any shape (rectangular, hexagonal, etc.) up to the edge of the wafer. The blocks include high-efficiency on-wafer antennas, phased-array channels with 3-bits amplitude and 5-bits phase control together with an amplifier having an output power of +3 dBm at 60 GHz. Also, a highly redundant RF distribution network is synthesized from several stitched blocks for improved yield, and the control blocks have redundant SPI control and power strips, also for improved yield. The 256-element array results in a half-power beamwidth of 6° in the E- and H-planes, a directivity of 29 dB, and scans to +/- 55° in the E- and H-planes with near-ideal patterns and a cross-polarization level of <;-25 dB. The measured EIRP is 45 dBm at 61 GHz and with a 3-dB bandwidth from 58 to 64 GHz. To our knowledge, this is the largest single-chip phased-array ever developed and allows the construction of large-scale (1000+ elements) phased-array systems, either on a single wafer or by assembling several of these chips together.
机译:本文介绍了60 GHz晶圆刻度传输相控阵,其中256元元素在X和Y方向上分开,占地4.14×4.2厘米(1740毫米)。相控阵列使用独立的RF,传输线和控制电路块构建,它们一起缝合以形成大于标准掩模版(22×22mm)的聚合芯片。该方法允许晶片刻度设计,并且可以延伸到晶片边缘的任何尺寸和任何形状(矩形,六边形等)。块包括高效的晶圆天线,相控阵通道具有3位幅度和5位相位控制,以及具有在60GHz的输出功率的放大器。而且,从几个缝合块合成了高度冗余的RF分配网络,以提高产量,并且控制块具有冗余的SPI控制和电力条,也可以提高产量。 256元件阵列导致E-和H平面中的半功率波束宽度为6°,是29 dB的方向性,以及在具有近乎理想的电子和H平面中扫描到+/- 55°图案和十字极化水平< - - 25 dB。测量的EIRP为45 dBm,为61 GHz,3-DB带宽从58到64 GHz。为我们的知识,这是最大的单芯片相位阵列开发,允许在单个晶片上或通过将其中几个芯片组装在一起的大规模(1000多个元素)相控阵系统。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号