首页> 外文会议>IFIP/IEEE International Conference on Very Large Scale Integration >Design optimization of polyphase digital down converters for extremely high frequency wireless communications
【24h】

Design optimization of polyphase digital down converters for extremely high frequency wireless communications

机译:用于超高频无线通信的多相数字下变频器的设计优化

获取原文

摘要

In this paper, an area-optimized polyphase digital down converter (DDC) architecture is introduced, where the mixers can be completely merged into the polyphase decimation filter under certain conditions. We also introduce an interface architecture, called synchronizer, between the back-end of an extremely high-speed time interleaved ADC (TI-ADC) and the front-end of a polyphase DDC. The synchronizer enables safe downsampling for a polyphase DDC, when the TI-ADC's sampling rate is above tens of GS/s. We show that the proposed interface architecture prevents any potential timing constraint violations that might occur in the interface between a TI-ADC and a polyphase DDC for extremely high frequency (EHF) wireless communication applications.
机译:本文介绍了一种区域优化的多相数字下变频器(DDC)架构,其中混频器可以在某些条件下完全合并到多相抽取滤波器中。我们还在极高速时间交错ADC(TI-ADC)的后端和多相DDC的前端之间引入了一种称为同步器的接口体系结构。当TI-ADC的采样率高于数十GS / s时,该同步器就可以对多相DDC进行安全的下采样。我们表明,提出的接口体系结构可防止在极高频率(EHF)无线通信应用中TI-ADC与多相DDC之间的接口中可能发生的任何潜在的时序约束违规。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号