首页> 外文会议>International Conference on Communications and Signal Processing >Design of Frequency modulated receiver using Digital phase locked loop
【24h】

Design of Frequency modulated receiver using Digital phase locked loop

机译:利用数字锁相环设计调频接收机

获取原文

摘要

In this paper, Frequency modulated receiver is designed using Digital phase locked loop circuitry which consists of Booth s multiplier, Loop filter and Numerically controlled oscillator. This design is modeled in Verilog synthesis and performed place and route for design using Xilinx 13.1. In this paper; we design a numerically controlled oscillator that can be tuned to desirable frequency according to the requirement. This design also achieves small area and small power consumption as compared to typical classical method of design.
机译:本文采用数字锁相环电路设计了调频接收机,该电路由布斯乘法器,环路滤波器和数控振荡器组成。该设计以Verilog综合为模型,并使用Xilinx 13.1进行设计的布局布线。在本文中;我们设计了一种数控振荡器,可以根据需要将其调谐到所需的频率。与典型的经典设计方法相比,该设计还实现了较小的面积和较小的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号