首页> 外文会议>IEEE International Symposium on Circuits and Systems >Area efficient configurable physical unclonable functions for FPGAs identification
【24h】

Area efficient configurable physical unclonable functions for FPGAs identification

机译:用于FPGA识别的区域有效的可配置物理不可克隆功能

获取原文

摘要

Physical Unclonable Functions (PUF) is an emerging design technology for secure hardware. It exploits the physical manufacturing variations of silicon ICs to generate a unique signature for each chip. A Ring Oscillator (RO) based PUF is a promising solution for the authentication of FPGA devices. However; this technique has not yet been widely adopted due to its large area costs and the lack of platform-independent PUF architectures which are “easy to implement”. Existing RO PUF design requires large number of ring oscillators to generate a relatively safe unique identifier; they also have complex routing requirements. This work proposes a novel configurable RO PUF architecture easily portable between different FPGA platforms. It also offers significantly larger number of challenge-response pairs compared to existing solutions with the same area overheads. The design was realized and characterized using an Altera FPGA device. Experimental results show that the quality of this design conforms to the requirements of general RO PUF.
机译:物理不可克隆功能(PUF)是一种用于安全硬件的新兴设计技术。它利用硅IC的物理制造变化来为每个芯片生成唯一的签名。基于环形振荡器(RO)的PUF是用于FPGA器件认证的有前途的解决方案。然而;由于该技术的大面积成本以及缺乏“易于实施”的与平台无关的PUF架构,因此尚未被广泛采用。现有的RO PUF设计需要大量的环形振荡器来生成相对安全的唯一标识符。它们还具有复杂的路由要求。这项工作提出了一种新颖的可配置RO PUF架构,该架构可轻松移植在不同的FPGA平台之间。与具有相同面积开销的现有解决方案相比,它还提供了大得多的质询-响应对。该设计是通过使用Altera FPGA器件来实现和表征的。实验结果表明,该设计的质量符合一般RO PUF的要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号