首页> 外文会议>International Conference on Electronics and Communication Systems >Advanced low power RISC processor design using MIPS instruction set
【24h】

Advanced low power RISC processor design using MIPS instruction set

机译:使用MIPS指令集的高级低功耗RISC处理器设计

获取原文

摘要

Present era of SOC's comprise analog, digital and mixed signal components housing on the same chip. In this environment processor plays a vital role. As the technology shrinking to sub-micrometer technology node, there exists a huge scope of undesirable hazards in processors. These hazards may lead to disturbance in area, power and timing which deviate from desired quantities. Our paper focuses mainly to solve some of these issues. In-order to tackle these problems, we are introducing the enhanced version of MIPS. Microprocessor without Interlocked Pipeline Stages (MIPS) is a recent architecture into the semi-conductor industry. This paper totally concentrates on designing the architecture in Verilog HDL. The design had been simulated and synthesized in Nc-launch and RTL-compiler licensed by cadence Inc respectively. The physical design of synthesized architecture had been carried on by Socencounter under slow.lib library of TSMC Cmos 180nm technology node.
机译:SOC的当前时代包括装在同一芯片上的模拟,数字和混合信号组件。在这种环境下,处理器起着至关重要的作用。随着技术发展到亚微米技术节点,处理器中存在着很大范围的不良危害。这些危险可能会导致区域,功率和​​时序方面的干扰,从而偏离所需的数量。我们的论文主要着眼于解决其中一些问题。为了解决这些问题,我们引入了MIPS的增强版本。不带互锁管线级微处理器(MIPS)的微处理器是半导体行业中的最新体系结构。本文完全专注于在Verilog HDL中设计体系结构。该设计已分别在cadence Inc.授权的Nc-launch和RTL编译器中进行了仿真和综合。合成架构的物理设计是由Socencounter在台积电Cmos 180nm技术节点的slow.lib库下进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号