首页> 外文会议>International Conference on Nascent Technologies in the Engineering Field >Area-high speed design trade-offs for advanced encryption standard cipher engine
【24h】

Area-high speed design trade-offs for advanced encryption standard cipher engine

机译:高级加密标准密码引擎的区域高速设计折衷

获取原文

摘要

For secure data transmission cryptographic algorithms are used for many applications. This paper introduces optimized hardware implementation of area and speed improvement for the block cipher Advanced Encryption Standard (AES-128) using Field Programmable Graphic Array (FPGA). As AES has four transformations among them sub-byte and mix-column transformation are key challenges to implement in terms of area and speed. The proposed implementation proposes new method cyclic shift method for implementation of mix-column transformation which uses logical shift and XOR operation. This hardware implementation achieves throughput 1164.788 Mbps at the maximum clock frequency of 100.099 MHz is, in feedback encryption modes and uses less number of slices 2081.
机译:为了安全的数据传输,密码算法被用于许多应用中。本文介绍了使用现场可编程图形阵列(FPGA)的分组密码高级加密标准(AES-128)的区域优化硬件实现和速度改进。由于AES具有四种转换方式,因此就面积和速度而言,子字节和混合列转换是要实现的关键挑战。所提出的实现方式提出了一种新的循环移位方法,用于实现使用逻辑移位和XOR运算的混合列变换。在反馈加密模式下,此硬件实现在100.099 MHz的最大时钟频率下实现了1164.788 Mbps的吞吐量,并使用了更少数量的分片2081。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号