首页> 外文会议>IEEE International Solid- State Circuits Conference >20.6 An 80MHz-BW 31.9fJ/conv-step Filtering ΔΣ ADC with a Built-In DAC-Segmentation/ELD-Compensation 6b 960MS/s SAR-Quantizer in 28nm LP for 802.11ax Applications
【24h】

20.6 An 80MHz-BW 31.9fJ/conv-step Filtering ΔΣ ADC with a Built-In DAC-Segmentation/ELD-Compensation 6b 960MS/s SAR-Quantizer in 28nm LP for 802.11ax Applications

机译:20.6 80MHz-BW 31.9FJ / CONV-Step滤波ΔΣADC具有内置的DAC分段/ ELD补偿6b 960ms / s SAR - 量化器,适用于802.11AX应用

获取原文

摘要

The demand for modern portable smart devices is growing at an unprecedented rate, which speeds up the development of the next-generation wireless-LAN (WLAN) standard. To improve spectrum efficiency and serve more users in crowded areas while increasing maximum throughput, 802.11ax supports 1024QAM modulation under MCS11 with OFDMA technology over 160MHz RF signal bandwidth (BW160). Taking channel fading margin into account, 1024QAM requires a receiver (RX) EVM better than -40dB when supporting multi-user MIMO. To satisfy the stringent RX EVM requirement, the intrinsic dynamic range (DR) of the RX analog baseband over such a wide in-band bandwidth (BW) of 80MHz must exceed 65dB to guarantee that the noise contribution is low enough, with sufficient headroom for the large peak-to-average-power-ratio of the OFDM-based 1024QAM signal. Moreover, the potential co-existence of the LTE-U TX application in the License Assisted Access band with 5G WLAN imposes extremely strict anti-aliasing requirements on the RX analog baseband. Hence, compared with discrete-time-based ADCs, which inevitably need the aid of intensive analog filtering, the continuous-time (CT) ΔΣ modulator (DSM) is a favorable RX ADC candidate due to its inherent anti-aliasing ability. The CTDSMs [1,2] achieve high DR over wide bandwidth by clocking at multi-gigahertz sampling rates to maintain a moderate oversampling ratio (OSR) with sufficient noise-shaping ability. The overhead is tens of milliwatts (mW) of power consumption per ADC, which may account for a significant portion to the total RX power and is not efficient enough for portable devices. This work presents a power-efficient 802.11ax RX analog baseband realized by a single filtering ΔΣ ADC [3] that uses a 6b 960MS/s SAR-quantizer combined with both low-latency DAC-segmentation (LLDS) functionality and excess-loop delay compensation (ELDC) [4]. While the prototype operates under an extremely low OSR of 6×, it achieves SNDR/DR of 64.9dB/68dB over an 80MHz BW with a total power consumption of 7.33mW in 28nm low-power (LP) CMOS. Meanwhile, an additionally embedded 12dB PGA gain range and a peaking-free signal transfer function (STF) make this work even more attractive for RX analog baseband applications.
机译:对现代便携式智能设备的需求以前所未有的速度增长,从而加快了下一代无线LAN(WLAN)标准的开发。为了提高频谱效率并在拥挤的区域中提供更多用户,同时增加最大吞吐量,802.11Ax支持MCS11下的1024QAM调制,具有超过160MHz的RF信号带宽(BW160)。考虑到频道衰落保证金,在支持多用户MIMO时,1024QAM需要优于-40dB的接收器(RX)EVM。为了满足严格的RX EVM要求,RX模拟基带的内在动态范围(DR)在80MHz的宽带带宽(BW)上必须超过65dB,以保证噪声贡献足够低,具有足够的余量基于OFDM的1024QAM信号的大峰平均功率比。此外,LTE-U TX应用程序在许可证辅助访问频带中的潜在共存,具有5G WLAN对RX模拟基带对极其严格的抗锯齿要求。因此,与基于离散时间的ADC相比,这不可避免地需要借助强度模拟滤波,因此由于其固有的抗锯齿能力,连续时间(CT)ΔΣ调制器(DSM)是一种有利的RX ADC候选。 CTDSMS [1,2]通过在多千兆赫兹采样率下时钟来实现高带宽的高博语,以维持具有足够噪声整形能力的中等过采样比(OSR)。开销是每个ADC的功耗的数十毫瓦(MW),这可能会考虑到总RX功率的重要部分,并且对于便携式设备而言不足。这项工作介绍了由单个过滤ΔΣADC[3]实现的高效802.11AX RX模拟基带,该基带与使用6b 960ms / s sar-utateizer组合的低延迟DAC分段(LLD)功能和过量循环延迟赔偿(ELDC)[4]。虽然原型在6×极低的OSR下运行,但它在80MHz BW上实现了64.9dB / 68dB的SNDR / DR,总功耗为7.33mW,28nm低功耗(LP)CMOS。同时,另外嵌入的12dB PGA增益范围和无噪声信号传递函数(STF)使得这对于RX模拟基带应用更具吸引力。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号