首页> 外文会议>IEEE International Conference on Electron Devices and Solid-State Circuits >Co-design of 40Gb/s equalizers for wireline transceiver in 65nm CMOS technology
【24h】

Co-design of 40Gb/s equalizers for wireline transceiver in 65nm CMOS technology

机译:用于65nm CMOS技术的有线收发器的40Gb / s均衡器的协同设计

获取原文

摘要

This paper describes the co-design of equalizers for 40Gb/s transceiver. A feed forward equalizer (FFE) is applied to the transmitter, while an adaptive continuous time linear equalizer (CTLE) is applied to the receiver. The innovation is that both equalizers cooperate with each other to equalize the channel, and T-coil networks are used with ESD protection circuits in both transmitter's output and receiver's input to realize impendence matching and bandwidth enhancement. The simulation shows that, the output peak-to-peak jitter is 6.3ps when the transceiver delivers 40Gb/s PRBS7 data over a channel which has a loss of 22.8dB at 20GHz. Furthermore, the return loss at the input and the output are both less than -16dB up to 20GHz. The power consumption of this circuit is 97 mW for 1V supply.
机译:本文介绍了用于40Gb / s收发器的均衡器的协同设计。前馈均衡器(FFE)应用于发送器,而自适应连续时间线性均衡器(CTLE)应用于接收器。创新之处在于,两个均衡器相互配合以均衡通道,并且T线圈网络与发射器输出和接收器输入中的ESD保护电路一起使用,以实现阻抗匹配和带宽增强。仿真显示,当收发器通过通道传输40Gb / s PRBS7数据时,其输出峰峰值抖动为6.3ps,在20GHz时损耗为22.8dB。此外,在高达20GHz的频率下,输入和输出的回波损耗均小于-16dB。对于1V电源,该电路的功耗为97 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号