首页> 外文会议>IEEE Asia Pacific Conference on Circuits and Systems >An IP Generator for Quasi-Cyclic LDPC Convolutional Code Decoders
【24h】

An IP Generator for Quasi-Cyclic LDPC Convolutional Code Decoders

机译:用于准循环LDPC卷积码解码器的IP生成器

获取原文

摘要

In this paper, the design and implementation of a high performance soft LDPC-CC decoder IP generator is presented. The proposed design is based on quasi-cyclic (QC) low-density parity-check matrices. These matrices not only simplify decoder design but also require less memory storage. A special digital processor is proposed to reduce the critical path and enhance the throughput. In addition, we have designed an IP generator and associated user interface that can take specifications of three parameters: iteration number, memory length, and code rate. With this generator, high-performance LDPC-CC decoders conforming to the user's specifications can be generated effortlessly.
机译:在本文中,提出了高性能软LDPC-CC解码器IP发生器的设计和实现。所提出的设计基于准循环(QC)低密度奇偶校验矩阵。这些矩阵不仅简化了解码器设计,还需要更少的内存存储。提出了一种特殊的数字处理器来减少关键路径并增强吞吐量。此外,我们设计了一个IP生成器和相关的用户界面,可以采用三个参数的规格:迭代号,内存长度和代码率。使用此发电机,可以毫不费力地生成符合用户规格的高性能LDPC-CC解码器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号