首页> 外文会议>IEEE Asia Pacific Conference on Circuits and Systems >Architecture Design of Low-power and Low-cost CAVLC Decoder for H.264/AVC
【24h】

Architecture Design of Low-power and Low-cost CAVLC Decoder for H.264/AVC

机译:H.264 / AVC低功耗和低成本Cavlc解码器的建筑设计

获取原文

摘要

The context-based adaptive variable length coding (CAVLC) is a new and efficient entropy coding tool for the H.264/AVC. Although the CAVLC provides the excellent compression ratio, the computational complexity of the CAVLC decoder (CAVLD) is higher than that of the traditional variable length decoder. In this paper, we propose a low-power and low-cost architecture of the CAVLC decoder for the H.264/AVC baseline profile. The research derives the optimum power model for the variable length look-up table (LUT) of the CAVLC decoder, and then we divide the decoding phase of the LUT into two decoding layers. We also merge the common code words to reduce the hardware cost among the different LUTs in the second decoding layer. Moreover, the design is based on the 0.18-μm TSMC CMOS technology. The experimental results show that the proposed decoder operates at the 125 MHz clock frequency with the hardware cost of 4412 gates. Furthermore, the proposed design can reduce the power consumption about 44% to 48% more than the previous low-power CAVLD schemes do.
机译:基于上下文的自适应变量长度编码(CavLC)是H.264 / AVC的新熵编码工具。尽管Cavlc提供了优异的压缩比,但是Cavlc解码器(Cavld)的计算复杂性高于传统可变长度解码器的计算复杂性。在本文中,我们提出了H.264 / AVC基线配置文件的CAVLC解码器的低功耗和低成本架构。该研究导出了CAVLC解码器的可变长度查找表(LUT)的最佳功率模型,然后我们将LUT的解码阶段划分为两个解码层。我们还合并公共代码单词以减少第二解码层中不同LUT之间的硬件成本。此外,该设计基于0.18-μm的TSMC CMOS技术。实验结果表明,所提出的解码器在125MHz时钟频率下运行,硬件成本为4412栅极。此外,所提出的设计可以将功耗降低约44%至48%,而不是之前的低功耗CAVLD方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号