【24h】

A high performance reconfigurable flash management framework

机译:高性能可重新配置的闪存管理框架

获取原文

摘要

In recent years, Solid State Devices (SSDs) have begun to compete with, and replace, mechanical storage devices in terms of reliability and performance. The increased reliability and performance comes mainly from the Flash Translation Layer and flash bus architecture, allowing for multi-chip parallelism. In this paper we present our new FPGA based flash management framework for high performance NAND flash storage systems. Our dynamic scheduler manages flash operations (including chip conflicts) on a shared bus architecture using well-known out-of-order execution techniques. Our FPGA implementation of the flash management framework using synthesizable Verilog enables us to construct a highly concurrent system at a hardware level in the flash controller including the flash translation layer. The results of this highly concurrent system show significant improvement in response time and throughput in terms of read/write operations over existing systems.
机译:近年来,固态设备(SSD)在可靠性和性能方面已开始与机械存储设备竞争并取代机械存储设备。可靠性和性能的提高主要来自闪存转换层和闪存总线体系结构,从而实现了多芯片并行性。在本文中,我们介绍了针对高性能NAND闪存系统的基于FPGA的新闪存管理框架。我们的动态调度程序使用众所周知的无序执行技术来管理共享总线体系结构上的闪存操作(包括芯片冲突)。我们使用可综合Verilog的Flash管理框架的FPGA实现使我们能够在包括闪存转换层的闪存控制器中的硬件级别上构建高度并发的系统。这个高度并发的系统的结果表明,与现有系统相比,响应时间和吞吐量在读/写操作方面均得到了显着改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号