首页> 外文会议>IEEE Silicon Nanoelectronics Workshop >Comparison of electrical characteristics of N-type silicon junctionless transistors with and without film profile engineering by TCAD simulation
【24h】

Comparison of electrical characteristics of N-type silicon junctionless transistors with and without film profile engineering by TCAD simulation

机译:用TCAD仿真与薄膜型材工程的N型硅连接晶体管电气特性的比较

获取原文

摘要

Field-effect transistors (FETs) with junctionless (JL) channels have recently attracted much attention for various applications, such as metal-oxide semiconductor thin-film transistors (TFTs) [1], memory devices [2] and Si nanowire TFTs [3, 4]. The Si junctionless (JL) transistors employing high dopant concentration (> 10 cm) in the source, drain, and nano-scaled channel have been demonstrated to provide excellent electrical characteristics. More recently, film profile engineering (FPE) concept for fabricating downscaled ZnO and IGZO TFTs [5, 6] have been proposed to obtain high-on/off current ratio and great subthreshold swing. Nevertheless, it emphasizes a significant issue of source/drain (S/D) series resistance on the downscaled device performance that needs to be further verified. In this work, electrical performance of downscaled N-type Si JL TFTs with FPE channel and conventional ones will be compared with each other by Sentaurus technology computer aided design (TCAD) simulation [7].
机译:现场效应晶体管(FET)具有连接(JL)通道最近对各种应用引起了很多关注,例如金属氧化物半导体薄膜晶体管(TFT)[1],存储器件[2]和Si纳米线TFT [3 ,4]。已经证明,采用高掺杂剂浓度(> 10cm)的Si结(JL)晶体管和纳米缩放通道中的高掺杂剂浓度(> 10cm)以提供优异的电特性。最近,已经提出了用于制造较低的ZnO和IGZO TFT [5,6]的薄膜简介工程(FPE)概念,以获得高开启/关闭电流比和大量亚阈值摆动。尽管如此,它强调了源/漏极(S / D)串联电阻的重要问题,需要进一步验证的较低的设备性能。在这项工作中,通过Sentaurus Technology计算机辅助设计(TCAD)仿真相互比较了具有FPE通道和传统频道和常规SI JL TFT的电气性能[7]。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号