首页> 外文会议>IEEE International Conference on Image Processing >High-throughput and low-cost hardware-oriented integer transforms for HEVC
【24h】

High-throughput and low-cost hardware-oriented integer transforms for HEVC

机译:HEVC的高吞吐量,低成本,面向硬件的整数转换

获取原文

摘要

To achieve a target bit-rate reduction of 50% over H.264/AVC while maintaining equivalent perceptual video quality, High Efficiency Video Coding (HEVC) includes several new coding tools including a new set of integer transforms. Since these transforms are more complex than the H.264/AVC transforms, it is more challenging to design and develop high-performance integer transform hardware for HEVC. In this paper, we propose a series of high-throughput and low-cost hardware-oriented HEVC transform algorithms by using a butterfly structure and replacing multiplications by additions and shift operations in a way that minimizes critical computation paths. Compared to the algorithms using other methodologies like multiplierless multiple constant multiplication (MMCM) or decomposition to sparse matrices, our algorithms achieve around 20% shorter critical paths while consuming relatively small numbers of additions and shift operations. Hardware designs applying our proposed algorithms can increase their throughput by 20% while maintaining a reasonable resource consumption compared to when applying other algorithms.
机译:为了在保持等效的感知视频质量的同时,使H.264 / AVC的目标比特率降低50%,高效视频编码(HEVC)包括几种新的编码工具,其中包括一组新的整数变换。由于这些转换比H.264 / AVC转换更为复杂,因此设计和开发用于HEVC的高性能整数转换硬件更具挑战性。在本文中,我们提出了一系列高通量,低成本的面向硬件的HEVC变换算法,方法是使用蝶形结构,并通过以最小化关键计算路径的方式用加法和移位运算代替乘法。与使用其他方法(例如无乘多常数乘法(MMCM)或分解为稀疏矩阵的算法)相比,我们的算法可将临界路径缩短约20%,同时消耗相对较少的加法和移位运算。与应用其他算法相比,使用我们提出的算法的硬件设计可以将其吞吐量提高20%,同时保持合理的资源消耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号