首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 0.42V Vccmin ASIC-compatible pulse-latch solution as a replacement for a traditional master-slave flip-flop in a digital SOC
【24h】

A 0.42V Vccmin ASIC-compatible pulse-latch solution as a replacement for a traditional master-slave flip-flop in a digital SOC

机译:一种0.42V Vccmin ASIC兼容的脉冲锁存解决方案,替代了数字SOC中的传统主从触发器

获取原文

摘要

We present a pulse latch with a measured Vccmin at the circuit of 0.42 V and pulse width of approximately 3 FO4-inverter delays. A wider operating window and reduced dependence on the input rise-time and PVT variations were obtained using a new pulse generator. A pulse in the new generator starts when its input crosses the switching level of its input gate, unlike in the classic text-book-style pulse-generator. An 8 to 10% improvement in power, performance, and area (PPA) of a typical digital SOC is observed when a group of pulse latches is driven by a distributed clock regenerator (DCR). The DCR has the new pulse generator at its input stage and provides pulse clocks to the pulse latches. Experimental results in a 28-nm HKMG process closely match SPICE simulations.
机译:我们提供了一个在0.42 V的电路上具有测得的Vccmin的脉冲锁存器,并且脉冲宽度约为3个FO4反相器延迟。使用新的脉冲发生器,可以获得更宽的工作窗口并减少了对输入上升时间和PVT变化的依赖性。与经典的教科书式脉冲发生器不同,新发生器中的脉冲在其输入超过其输入门的开关电平时开始。当一组脉冲锁存器由分布式时钟再生器(DCR)驱动时,典型数字SOC的功率,性能和面积(PPA)可以提高8%到10%。 DCR在其输入级具有新的脉冲发生器,并为脉冲锁存器提供脉冲时钟。 28纳米HKMG工艺中的实验结果与SPICE仿真非常匹配。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号