【24h】

An architecture for high speed Radix10 division

机译:高速基准10架构的架构

获取原文

摘要

Decimal arithmetic is gaining more and more importance in business, commercial and financial applications due to error free and high speed computations. In this work, high speed radix10 divider architecture has been proposed to reduce the delay. This paper presents a modified architecture in which intermediate results are utilized to perform the high speed division. The modified architecture is simulated for different numbers of bits. Synthesis results show that the modified architecture implemented in 180nm technology has reduced delay when compared to digit recurrence with constant digit selection function architecture which is the fastest of existing architectures.
机译:十进制算术在业务,商业和金融应用中取得越来越重要,因为无错误和高速计算。在这项工作中,已经提出了高速基准10分频器架构以减少延迟。本文介绍了一种修改的架构,其中利用中间结果来执行高速划分。模拟修改的架构以用于不同数量的比特。合成结果表明,与恒定数字选择函数架构的数字复发相比,180NM技术实现的修改架构降低了延迟,这是现有架构最快的架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号