首页> 外文会议>International Reliability Physics Symposium >Impact of technology scaling on the combinational logic soft error rate
【24h】

Impact of technology scaling on the combinational logic soft error rate

机译:技术扩展对组合逻辑软错误率的影响

获取原文

摘要

Experimental results from alpha particle irradiation of 40-nm, 28-nm and 20-nm bulk technology circuits operating in the GHz range suggest that the combinational logic soft error rate (SER) per logic gate decreases with scaling. This rate of decrease for the logic SER with scaling, however, is not as high as that of the latch SER. As a result, the proportion of combinational logic soft errors at the chip level is shown to increase. Results suggest that alpha-particle logic SER of average sized circuits is about 20% of the latch SER at 20-nm node while it is only 10% at 40-nm at 500 MHz. Moreover, the frequency at which combinational logic SER exceeds latch SER decreases with scaling. Factors that influence logic soft error scaling trends, such as sensitive area, transient pulse-widths and latch characteristics, are estimated through simulations and soft-error rate predictions for future technology nodes are made.
机译:在GHz范围内工作的40 nm,28 nm和20 nm批量技术电路的alpha粒子辐照实验结果表明,每个逻辑门的组合逻辑软错误率(SER)随着缩放而减小。但是,逻辑SER随比例缩放的降低率不如锁存器SER的降低率高。结果,在芯片级的组合逻辑软错误的比例显示出增加。结果表明,平均大小电路的α粒子逻辑SER在20 nm节点处约为锁存器SER的20%,而在500 MHz时在40 nm处仅为10%。此外,组合逻辑SER超过锁存器SER的频率随着缩放而减小。通过仿真估算影响逻辑软错误缩放趋势的因素,例如敏感区域,瞬态脉冲宽度和锁存特性,并对未来的技术节点进行软错误率预测。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号