首页> 外文会议>IEEE International Conference on Automation, Quality and Testing, Robotics >Speeding-up polynomial multiplication on Virtex FPGAs: Finding the best addition method
【24h】

Speeding-up polynomial multiplication on Virtex FPGAs: Finding the best addition method

机译:Virtex FPGA上加速多项式乘法:找到最佳添加方法

获取原文

摘要

This paper presents a comparison between three addition methods for the implementation of a Serial/Parallel Polynomial Multiplier. Each one of the chosen methods has its own strong points, depending on the number of digits taken into account per cycle. The LUT6 on Virtex-6 FPGA family has a major impact over the performance achieved and a change in the structure of a single addition cell might lead to impressive improvements. The architecture of the multiplier is presented together with the approach for each addition method. Finally, a comparison between the performances achieved in each implementation case is made, showing that the architecture mapped on the 6-LUT FPGA is the best for most of the cases.
机译:本文介绍了三种添加方法的比较,用于实现串行/并行多项式乘法器。每个选择的方法都有自己的强点,具体取决于每个周期考虑的数字数量。 Virtex-6 FPGA系列的Lut6对实现的性能产生了重大影响,并且单个添加单元的结构的变化可能导致令人印象深刻的改进。乘法器的架构与每个添加方法的方法一起呈现。最后,对每个实施方式实现的性能之间的比较,显示映射在6-LUT FPGA上的架构是最适合大多数情况的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号