首页> 外文会议>IEEE MTT-S International Microwave Symposium >A 12 GB/s 3-GHz input bandwidth track-and-hold amplifier in 65 nm CMOS with 48-dB spur-free dynamic range
【24h】

A 12 GB/s 3-GHz input bandwidth track-and-hold amplifier in 65 nm CMOS with 48-dB spur-free dynamic range

机译:一个65 nm CMOS的12 GB / s 3 GHz输入带宽采样保持放大器,具有48dB无杂散的动态范围

获取原文

摘要

A track-and-hold amplifier using 65 nm CMOS process is presented in this paper. The cascode topology with inductive peaking technique is employed to enhance voltage headroom and bandwidth. The input parasitic capacitance of the output buffer is designed as the hold-mode element to further reduce chip size. The dc supply voltage is 1.8 V with a total power consumption of 197 mW. When the input frequency is 2.42 GHz with an input voltage swing of 0.5 Vpp and the sampling rate is 12 GB/s, this work demonstrates a spur-free dynamic range of 48 dB, a total harmonic distortion of −45.8 dB, and an input bandwidth of 3 GHz.
机译:本文提出了一种采用65 nm CMOS工艺的采样保持放大器。采用具有电感峰值技术的共源共栅拓扑结构来提高电压裕量和带宽。输出缓冲器的输入寄生电容被设计为保持模式元件,以进一步减小芯片尺寸。直流电源电压为1.8 V,总功耗为197 mW。当输入频率为2.42 GHz,输入电压摆幅为0.5 Vpp且采样率为12 GB / s时,这项工作证明无杂散动态范围为48 dB,总谐波失真为-45.8 dB,并且输入为3 GHz的带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号