首页> 外文会议>International symposium on physical design >Local Merges for Effective Redundancy in Clock Networks
【24h】

Local Merges for Effective Redundancy in Clock Networks

机译:本地合并以实现时钟网络中的有效冗余

获取原文

摘要

Process and environmental variations affect the reliability of clock networks. By synthesizing non-tree structures, the robustness of clock networks can be improved at the expense of higher capacitance. A cheap way of converting a tree structure to a non-tree structure is to insert cross links. Unfortunately, the robustness seems to improve only when the links are sufficiently short. Other non-tree structures such as meshes and multilevel fusion trees improve the robustness more effectively, but with much higher cost. In this work, we develop a new non-tree topology by merging a sub-clock tree with all other sub-clock trees that contain sequential elements that require strict synchronization. Results show that when compared with the state-of-the-art solutions, clock networks constructed with the proposed structure have similar capacitance but notable improved robustness. Moreover, the clock networks can satisfy tight skew constraints even when simulated under a more stringent variations model, with 22% lower capacitance when compared to solutions in earlier studies.
机译:工艺和环境的变化会影响时钟网络的可靠性。通过合成非树形结构,可以提高时钟网络的鲁棒性,但要以增加电容为代价。将树结构转换为非树结构的一种便宜方法是插入交叉链接。不幸的是,仅当链接足够短时,鲁棒性才似乎有所提高。其他非树结构(例如网格和多层融合树)可以更有效地提高鲁棒性,但成本要高得多。在这项工作中,我们通过将子时钟树与包含要求严格同步的顺序元素的所有其他子时钟树合并来开发新的非树拓扑。结果表明,与最先进的解决方案相比,使用所提出的结构构建的时钟网络具有相似的电容,但鲁棒性显着提高。此外,即使在更严格的变化模型下进行仿真,时钟网络也可以满足严格的偏斜约束,与早期研究中的解决方案相比,其电容降低了22%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号