首页> 外文会议>International Conference on Field-Programmable Technology >A high-throughput FPGA architecture for parallel connected components analysis based on label reuse
【24h】

A high-throughput FPGA architecture for parallel connected components analysis based on label reuse

机译:基于标签重用的用于并行连接组件分析的高吞吐量FPGA架构

获取原文

摘要

A memory efficient architecture for single-pass connected components analysis suited for high throughput embedded image processing systems is proposed which achieves a high throughput by partitioning the image into several vertical slices processed in parallel. The low latency of the architecture allows reuse of labels associated with the image objects. This reduces the amount of memory by a factor of more than 5 compared to previous work. This is significant, since memory is a critical resource in embedded image processing on FPGAs.
机译:提出了一种适用于高通量嵌入式图像处理系统的用于单次通过连接组件分析的内存高效架构,该架构通过将图像划分为并行处理的多个垂直切片来实现高吞吐量。该体系结构的低延迟允许重复使用与图像对象关联的标签。与以前的工作相比,这将内存量减少了5倍以上。这很重要,因为存储器是FPGA上嵌入式图像处理中的关键资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号