首页> 外文会议>IEEE East-West Design Test Symposium >Static analysis of HDL descriptions: Extracting models for verification
【24h】

Static analysis of HDL descriptions: Extracting models for verification

机译:HDL描述的静态分析:提取模型进行验证

获取原文

摘要

The increasing complexity of hardware designs makes functional verification a challenge. The key issue of the state-of-the-art verification approaches is to obtain a “good” model for automated test generation or formal property checking. In this paper, we describe techniques for deriving EFSM-based models from HDL descriptions and briefly discuss applications of such models for verification. The distinctive feature of the suggested approach is that it automatically determines what registers of a design encode its state and use this information for model reconstruction.
机译:硬件设计日益复杂,使功能验证成为一项挑战。最新验证方法的关键问题是获得用于自动测试生成或形式属性检查的“良好”模型。在本文中,我们描述了从HDL描述中导出基于EFSM的模型的技术,并简要讨论了此类模型在验证中的应用。建议方法的独特之处在于,它可以自动确定设计的哪些寄存器对其状态进行编码,并将此信息用于模型重建。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号