首页> 外文会议>IEEE International Conference on Circuits and Systems >A new lightweight and high performance AES S-box using modular design
【24h】

A new lightweight and high performance AES S-box using modular design

机译:一种使用模块化设计的新型轻型和高性能AES S盒

获取原文

摘要

Composite field arithmetic (CFA) is often utilized to create compact AES S-box implementation. However, the resultant circuitry is complex with long critical path and it induces high dynamic power consumption. In this paper, we presented a new architectural optimization in CFA which enhances the speed performance of the compact AES S-box and reduces its dynamic power consumption at the same time. The proposed methodology transforms and partitions the three-level CFA isomorphism in AES S-box into modules of logic equations, consisting of AND and XOR gates. This approach produces a highly modular design that makes effective pipelining possible. In this study, we also presented a new GF(24) multiplier for lightweight AES applications. For validation, the new AES S-box was implemented on Cyclone III EP2C5T144C6. It has a total of 66 logic elements (LEs), 36 registers and having maximum operating frequency of 346 MHz and a total dynamic power consumption of 1.84 mW.
机译:复合场算术(CFA)通常用于创建紧凑的AES S盒实现。然而,使用长临界路径,所得到的电路复杂,并引起高动态功耗。在本文中,我们在CFA中提出了一种新的架构优化,可增强Compact AES S盒的速度性能,同时降低其动态功耗。该方法的方法转换和分区AES S-Box中的三级CFA同构逻辑方程模块,由和XOR门组成。这种方法产生了一种高度模块化的设计,使得有效的流水线成为可能。在本研究中,我们还为轻量级AES应用呈现了一种新的GF(2 4 )倍增器。为了验证,新的AES S-Box是在Cyclone III EP2C5T144C6上实现的。它总共有66个逻辑元件(LES),36级寄存器,最大工作频率为346 MHz,总动态功耗为1.84 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号